1
GATE ECE 2003
MCQ (Single Correct Answer)
+1
-0.3
The output of the 74 series of TTL gates is taken from a BJT in
A
Totem pole and common collector configuration
B
either totem pole or open collector configuration
C
common base configuration
D
common collector configuration
2
GATE ECE 2003
MCQ (Single Correct Answer)
+2
-0.6
A 4 bit ripple counter and a 4 bit synchronous counter are made using flip-flops having a propagation delay of 10 ns each. If the worst case delay in the ripple counter and the synchronous counter be R and S respectively, then
A
R = 10ns, S = 40ns
B
R = 40ns, S = 10ns
C
R = 10ns, S = 30ns
D
R = 30ns, S = 10ns
3
GATE ECE 2003
MCQ (Single Correct Answer)
+2
-0.6
In the circuit shown in Figure, A is a parallel in, parallel-out 4-bit register, which loads at the rising edge of the clock C. The input lines are connected to a 4-bit bus, W. Its output acts as the input to a 16×4 ROM whose output is floating when the enable input E is 0. A partial table of the contents of the ROM is as follows GATE ECE 2003 Digital Circuits - Semiconductor Memories Question 3 English 1

The clock to the register is shown, and the data on the W bus at time t$$_1$$ is 0110. The data on the bus at time t$$_2$$ is

GATE ECE 2003 Digital Circuits - Semiconductor Memories Question 3 English 2 GATE ECE 2003 Digital Circuits - Semiconductor Memories Question 3 English 3
A
1111
B
1011
C
1000
D
0010
4
GATE ECE 2003
MCQ (Single Correct Answer)
+1
-0.3
With out any additional circuitry, an 8:1 MUX can be used to obtain
A
some but not all Boolean functions of 3 variables
B
all function of 3 variables but none of 4 variables
C
all functions of 3 variables and some but not all of 4 variables
D
all functions of 4 variablesand some but not all of 4 variables
EXAM MAP
Medical
NEETAIIMS
Graduate Aptitude Test in Engineering
GATE CSEGATE ECEGATE EEGATE MEGATE CEGATE PIGATE IN
Civil Services
UPSC Civil Service
Defence
NDA
Staff Selection Commission
SSC CGL Tier I
CBSE
Class 12