1
GATE EE 2005
MCQ (Single Correct Answer)
+2
-0.6
The typical frequency response of a two-stage direct coupled voltage amplifier is as shown in figure
2
GATE EE 2001
MCQ (Single Correct Answer)
+2
-0.6
A sample-and-hold $$(S/H)$$ circuit, having a holding capacitor of $$0.1$$ $$nF,$$ is used at the input of an $$ADC$$ (analog-to-digital converter). The conversion time of the $$ADC$$ is $$1\,\,\mu \sec ,$$ and during this time, the capacitor should not lose more than $$0.5\% $$ of the charge put across it during the sampling time. The maximum value of the input signal to the $$S/H$$ circuit is $$5V.$$ The leakage current of the $$S/H$$ circuit should be less than
3
GATE EE 1992
MCQ (Single Correct Answer)
+2
-0.6
In an $$RC$$- coupled common Emitter amplifier which of the following is true?
Questions Asked from Frequency Response (Marks 2)
Number in Brackets after Paper Indicates No. of Questions
GATE EE Subjects
Electromagnetic Fields
Signals and Systems
Engineering Mathematics
General Aptitude
Power Electronics
Power System Analysis
Analog Electronics
Control Systems
Digital Electronics
Electrical Machines
Electric Circuits